| Reg No.: Name: |
|----------------|
|----------------|

## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY

Fourth Semester B.Tech Degree Examination June 2022 (2019 scheme)

## Course Code: ITT204 Course Name: COMPUTER ORGANIZATION

Max. Marks: 100 **Duration: 3 Hours PART A** Marks (Answer all questions; each question carries 3 marks) 1 Illustrate the basic operational concepts in transferring data between main memory and processor with neat diagram. 3 2 Specify the actions needed to execute the instruction Load R1,10(R2) 3 3 How many cycles are required to execute 10 instructions on a 7 stage pipeline 3 assuming no stalls occur during the execution of 10 instructions and each stage takes 1 cycle for execution? 3 4 Discuss about locality of reference in cache memory. 5 Write notes on arithmetic pipeline. 3 6 Explain the characteristics of Reduced Instruction Set Architectures. 3 7 Consider a 4-way set associative cache consisting of 128 lines with a line size of 64 words. The CPU generates a 20-bit address of a word in main memory. The 3 number of bits in the TAG, SET and WORD fields are respectively: 8 Explain memory interleaving. 3 9 List and describe the registers in a DMA interface. 3 3 10 What are interrupts? List the sequence of steps following an interrupt request. PART B (Answer one full question from each module, each question carries 14 marks) Module -1 11 Discuss the sequence of control signals for the following instructions. 8 i) Store R1,10(R2) ii) Sub R1, R2 b) What are the factors to be considered while using stack for subroutine call? 6 Discuss with appropriate example. 12 a) List the advantages of using addressing modes? Justify with example the need 7 for addressing modes in a RISC processor.

## 02000ITT204052101

b) Give the sequence of control steps required to execute branch instruction in a 7 single-bus organization. Module -2 Illustrate the difference in the performance of an Arithmetic Right Shifter & a 7 13 Logical Right Shifter. b) Explain in detail the design of the processor unit. 7 7 14 a) Draw and explain the block diagram for a 4-bit complete accumulator b) Mention the advantages of using a scratch pad memory. Explain with diagram 7 how processor uses scratch pad memory. Module -3 7 15 Consider a pipelined processor with the following four stages-IF: Instruction Fetch ID: Instruction Decode and Operand Fetch EX: Execute WB: Write Back The IF, ID and WB stages take one clock cycle each to complete the operation. The number of clock cycles for the EX stage depends on the instruction. The ADD and SUB instructions need 1 clock cycle and the MUL instruction need 3 clock cycles in the EX stage. Operand forwarding is used in the pipelined processor. What is the number of clock cycles taken to complete the following sequence of instructions? ADD R2, R1, R0  $\{R2 \leftarrow R0 + R1\}$ MUL R4, R3, R2  $\{R4 \leftarrow R3 + R2\}$ SUB R6, R5, R4  $\{R6 \leftarrow R5 + R4\}$ Illustrate with an example instruction pipelining. List its advantages. 7 List and explain the different pipeline hazards and their possible solutions with 10 16 a) appropriate examples. b) Discus about delayed branch. 4 Module -4 Elaborate the various cache mapping techniques with an example. 10 17 a) b) Explain the working of a DRAM memory cell. 4

## 02000ITT204052101

| 18 | a) | What are various performance optimization methods used in cache memory?             | 8 |
|----|----|-------------------------------------------------------------------------------------|---|
|    |    | Explain.                                                                            |   |
|    | b) | Explain DRAM scheduling policies                                                    | 6 |
|    |    | Module -5                                                                           |   |
| 19 | a) | Compare the working of PCI and SCSI.                                                | 7 |
|    | b) | Explain in detail hardware interrupts.                                              | 7 |
| 20 | a) | Explain the working of Universal Serial Bus (USB).                                  | 7 |
|    | b) | Differentiate serial port and parallel port. Draw the diagram of a bidirectional 8- | 7 |
|    |    | bit parallel interface and explain its working.                                     |   |

\*\*\*